News

ARM 28nm Cortex A9 reaches 3.1GHz

TSMC today announced its 28 nm high performance ARM Cortex-A9 dual-core processor test chip achieved 3.1 GHz performance under typical conditions.

The TSMC 28 nm HPM (high performance for mobile applications) process technology that achieved these results addresses applications requiring both high speed and low leakage power. Using various design signoff conditions, ARM A9 at TSMC 28HPM delivers performance speed range from 1.5 GHz to 2.0 GHz, suitable for mobile computing, and up to 3.1 GHz for high-performance uses. With its wide performance-to-leakage coverage, the 28 nm HPM process was developed for devices targeting networking, tablet and mobile consumer product applications.
The ARM Cortex-A9 silicon implementation and validation is part of TSMC’s ongoing technology benchmarking effort to demonstrate performance, power and area (PPA) capabilities at the system-on-chip (SoC) level for each process technology node.

“At 3.1 GHz this 28HPM dual-core processor implementation is twice as fast as its counterpart at TSMC 40 nm under the same operating conditions,” said Cliff Hou, TSMC Vice President, Research & Development. “This work demonstrates how ARM and TSMC can satisfy high performance market demands. With other implementation options, 28HPM is also highly suited for a wide range of markets that prize performance and power efficiency.”

“TSMC’s high performance 28HPM process is suitable for a wide range of advanced ARM-processor based applications, extending from high-frequency, performance-orientated computing devices to power sensitive applications,” said Jim Nicholas, Vice President of Marketing, Processor Division, ARM. “The collaboration between ARM, TSMC and our ecosystem partners has delivered an extensible implementation platform that enables flexibility in performance and power management tradeoffs for next generation products.”

The Cortex-A9 processor is available for license from ARM and is aimed at mobile, high-performance consumer, and enterprise SoC requiring high performance and low power.

The test chip results demonstrate that the combination of the most advanced process technology, best-practices circuit design techniques, and proven chip implementation methodology lead to the highest PPA landmark in an SoC. The results confirm the benefits of TSMC’s Open Innovation Platform (OIP) design ecosystem that promotes innovation for the semiconductor design community, ecosystem partners and TSMC’s complete technology portfolio.

Source: PR

Ryan Martin

Disqus Comments Loading...

Recent Posts

NVIDIA Reveals New Games That Support DLSS 3 and Ray Tracing

NVIDIA has revealed the new games that support its latest graphics card technologies. We're talking…

6 hours ago

Apple M4 Max Outperforms RTX 4070 and RTX 3080 Ti in Blender Test

The Apple M4 Max, the high-end option among the new Apple processors that launched in…

6 hours ago

Intel Core Ultra 200 Non-K CPUs Spotted in Canadian Retail Listing

As Intel prepares to expand its Core Ultra 200 series of processors with “non-K” models,…

6 hours ago

Baldur’s Gate 3 Is Thriving Even More Than a Year Ago, Larian Studios Credits Mods

Baldur's Gate 3 is a success, and it seems redundant to say so, but what…

6 hours ago

The Callisto Protocol on PS5 Pro Achieves 8K and 30fps With Ray Tracing

The Callisto Protocol on PS5 Pro reaches 8K at 30 fps with ray tracing enabled:…

7 hours ago

Sony Reportedly in Talks to Acquire FromSoftware’s Parent Company, Kadokawa

Buying studios is a fairly common thing these days. However, in recent years, we've seen…

7 hours ago